C\_BUSIDR\_n is very important signal and always need to be driven by the FPGA logic. This signal controls the DIR pin 1 in the UI Cl (74LV45), allowing data in the MSX Data bus to flow on both directions. It also goes directly to the MSX BUSDIR.n pin, to be used by the MSX. C\_BUSDIR\_n must be HIGH initially, for the FPGA to receive data from MSX. Once the data is asserted in the datab bus, C\_BUSDIR\_n must be set LOW to allow the MSX to receive it. PIN mapping for the IDC connector was carefully designed to make sure it supports both DEO and DE1 GPIOs in the IDC connector JP2. DE0 board has  $2 \times \text{CLK}_n \text{(input only p n 1.5)}$  and  $2 \times \text{CLK}_n \text{OUT}$  (output pins 19.21) which differ from the DE1. This version makes sure this project can be used in both Boards without modification. Ideally this signal is driven with a combinational logic using SLTSL\_n, IORQ\_n, RD\_n at minimum, since these signals allow to understand on which direction the data show be flowing. R5 Vdd QVdd N DIR S /OE 19 IDC1 DEO/DE1 GPIO 2 /C\_M1 4 /C\_SLTSL 6 /C\_MREQ 8 /C\_RD 10 (C\_A15) 12 14 (C\_A8 16 (C\_A6) 18 (C\_A10) 22 (C\_A7) 22 (C\_A12) 24 (C\_D0) 26 (C\_D1) 28 (C\_D2) | VIK CCLK\_OR\_RST 1

C\_CS2\_CS12 3

C\_BUSDIR 5

H /C\_CS1 7

F/C\_JORQ 9

F/C\_JORQ 1

F/C\_WAI 19

F/C\_WAI 19

F/C\_WAI 19

F/C\_WAI 21

C\_A3 23

C\_A41 25

C\_A41 25

C\_A41 31

C\_A3 35

C\_A3 35

C\_A3 37

C\_A4 37

C\_A5 39 CONN1 MSX\_BUS /CS1 1 /CS1 /CS2 2 /CS2 /CS12 3 /CS12 /SLTSL 4 /SLTSL /C\_RFSH SV\_(NC) 5 (RFSH 6 RESH) /RFSH 6 RESH /WAIT 7 / WAIT /INT 8 /INT /M1 9 /M1 /M1 10 /BUSDIR /IORQ 11 /ORQ /WERQ 12 /MREQ /WERQ 12 /MREQ /WERQ 12 /MREQ /WERQ 12 /MREQ /WERQ 14 /MREQ 26 C\_D1 28 C\_D2 30 32 C\_D3 34 C\_D4 36 C\_D5 38 C\_D6 40 C\_D7 R3 10K N Aqq DIR 5 /OE 19 U4 B1 18 CRD
B2 17 CWR
B1 15 CMREQ
B3 15 CMREQ
B4 15 CMREQ
B5 14 CS115L
B6 13 CCS1
B7 12 CCS2
B8 8 14 CM1 | RRD | 2 | A1 | U4 |
| WR | 3 | A2 |
| MREQ | 4 | A3 |
| MORE | 5 | A4 |
| SITSI | 7 | A6 |
| CS2 | 8 | A7 |
| MI | 9 | A8 | ON | /RD C\_CS2\_CS12 /C\_CS12 Vdd Vdd Vdd DIR V /OE 19 C1 C2 C3 C4 0.1uf 0.1uf 0.1uf 0.1uf D7 40 D7 D6 GND 41 CLOCK 43 CLOCK Vdd R1 Vdd 1 DIR 5 /OE 19 GND 44 SW1 44 A1 U2 B1 18 CA5 A2 B2 17 CA4 A3 V5 B3 15 CA2 A4 75 B4 15 CA2 A6 7 B6 13 CA0 A7 B7 B8 12 CA14 A8 Q B8 +5V ↑ SW1 A5 2 A1 A4 3 A2 A3 4 A3 A2 5 A4 A1 6 A5 A0 7 A6 A14 8 A7 RFSH signal is trace nearby Input U5/In Pin 4/Out Pin 16. To use this signal, a GPIO pin will need to be re-wired to pin 16. +5V 45 SW2 46 SW2 +5V 47 J2: Use this jumper to choose to send CS2\_n or CS12\_n to IDC pin 6: 1-2: CS2\_n 2-3: CS12\_n +12V 48 SOUNDIN 49 SOUNDIN -12V 50 J3: Use this jumper to choose to send CLOCK or RESET signal to IDC pin 2: 1–2: CLOCK 2–3: RESET A13 9 A8 J3&J4: Route RFSH to U5 pin4/pin16. Needs additional wiring to use this siganl, from J4 to the IdC connector. R2 10K J5&J6: Available pin in U5 pin6/14. Vdd R6 Vdd DIR S /OE 19 /C\_BUSDIR D7 2 A1
D6 3 A2
D5 4 A3
D4 5 A4
D3 6 A5
D2 7 A6
D1 8 A7
D0 9 A8 -A1 U1 B1 18 C\_D7
-A2 B2 16 C\_D5
-A3 & B3 15 C\_D5 83 16 C.D5 4 15 C.D5 84 15 C.D5 85 14 C.D3 86 13 C.D2 87 12 C.D1 88 11 C.D0 Designed for Terasic DEO & DE1 Compatible with Terasic DE2-70 & DE2-115 **RCC** Sheet: File: MSX\_FPGA\_Hat.kicad\_sch Title: MSX FPGA Hat Size: A4 Date: 2023-01-31 Rev: 1.1 KiCad E.D.A. kicad (6.0.9-0)